Low Power CMOS Image Sensors using Two step Single Slope ADC with bandwidth-limited comparators & Voltage range extended Ramp generator for battery-limited application

2019 
This paper proposes a low-power column-parallel two-step single slope Analog-to-Digital Converter (SS ADC) and voltage range tuned ramp generator for low-power CMOS Image Sensors (CIS). The proposed SS ADC has small bandwidth to drive the low power CMOS Image Sensors, without sacrificing the bandwidth performance. The ADC errors caused by the limited bandwidth can be resolved using dual CDS (Correlated Double Sampling) and using voltage range tuned ramp generator. The proposed two-step structure consists of a resistor DAC (coarse ramp) and a current DAC (fine ramp). The fine ramp has one slope generator, regardless of results of coarse ramp decisions, to remove the mismatch of slope between fine ramp slopes. This sensor of $960\times720$ pixels has been fabricated with 90 nm CMOS process. The measurement results demonstrate that proposed column parallel CDS circuits can achieve the current consumption is about $2~\mu \text{A}$ with 50 MHz main clock frequency, which is less than 33 % of other reports. The frame rate of the proposed CMOS Image Sensors (CIS) is maximum 35 fps. The proposed circuit has a redundancy error correction logic for to calibrate error between coarse and fine conversions. Total power consumption 28 mW from supply voltages of 2.8 V (analog) and 1.5 V (digital).
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    15
    References
    7
    Citations
    NaN
    KQI
    []