SmartExtract: accurate capacitance extraction for SOC designs

2006 
Most capacitance extraction tools used in SOC designs use 2.5D methods and suffer from inherent limitations in accuracy. Often accuracy is traded off in lieu of runtime. In addition, every net in a design is extracted to same level of accuracy. As interconnect RC is a significant portion of circuit performance, errors in capacitance extraction directly affects the maximum attainable chip frequency. In this paper, a new methodology for accurate capacitance extraction called SmartExtract is described. Not all nets in a design need high degree of capacitance extraction accuracy. SmartExtract exploits this scenario and enables selective accuracy of extraction based on timing criteria. Application of this methodology to 90nm and 65nm DSP designs is described.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    7
    References
    4
    Citations
    NaN
    KQI
    []