35nm SOI-CMOS for Sub-Ambient Temperature Operation

2007 
We demonstrate over 40% CMOS performance gain with minimal process changes by lowering the operating temperature from 100degC to -50degC. For the same performance, the lower temperature operation delivers a 60% reduction in power-delay product at a reduced supply voltage. Coupled with recent advances in liquid cooling techniques, our results suggest that sub-ambient temperature operation is an attractive option for high performance and energy-efficient CMOS.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    2
    References
    0
    Citations
    NaN
    KQI
    []