Cryogenic inductively coupled plasma etching for fabrication of tapered through- silicon vias

2010 
Vertical interconnects pose an interesting method for heterogeneous integration of electronic technologies allowing three-dimensional (3D) stacking of microelectromechanical systems devices and integrated circuit components. The vertical interconnects, referred to as through-silicon vias, begin with the formation of blind vias in silicon that are eventually exposed by mechanically lapping and polishing the wafer back side. Inductively coupled plasma (ICP) etching using SF6∕O2 gas chemistry at cryogenic temperatures has been investigated as a way to form vias with a tapered sidewall. The point in creating a controlled taper is so that subsequent thin films can be deposited along the sloped sidewall that line the via with insulation, barrier, and seed films. This tapering is necessary if the via lining processes do not provide adequate conformal coverage, a common problem for conventional low temperature deposition processes. In our process for lining the via sidewall, plasma enhanced chemical vapor deposit...
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    31
    References
    17
    Citations
    NaN
    KQI
    []