Software and hardware co-simulation verification platform for navigation SoC

2021 
This paper proposes a software and hardware co-simulation verification platform suitable for satellite navigation SoC chips. The specific implementation scheme is described, and the final simulation results are given. Software simulation is written in c and assembly language, using a complete software compilation and debugging tool chain, hardware simulation is built based on verification methodology, SoC design code is written by verilog, and the software and hardware are coordinated through the VCS compiler to achieve information interaction, and then a universal simulation platform with fast speed, high authenticity and convenient debugging is realized. The simulation results show that the navigation SoC chip functions correctly.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    0
    References
    0
    Citations
    NaN
    KQI
    []