HDL Design Architecture for Compatible Multichannel Multi-frequency Rate SERIAL Bit Error Rate Tester (BERT) ASIC IP Core for Testing of High Speed Wireless System Products/Applications

2015 
The Aim is to Implement RTL Design Architecture for Compatible Serial Bit Error Rate Tester SOCa Multi rate Multichannel PRBS Sequence Based SERIAL BERT IP Core for High Speed Wireless Serial Communication Data Acquisition SOC Transceiver Products a Applications (3G, 4G, GPS, GSM, CDMA, WIFI, GIFI etc). Testing of Data Done By Different PRBS Pattern Sequences-2e7-1, 2e10-1, 2e15-1, 2e23-1, 2e31-1. Basically this Serial BERT Consists of PRBS Generator Module located in the Transmitter Side a sends Pseudo Random Pulse signal is transmitted by the Serial link. Second Module is located in the receiver generate the same signal a compare with the transmitted signal, if any errors, like bit slip, bit error, Additive white Gaussian noise (AWGN), can then be detect the number of errors, and these errors are evaluated by the BERT core, estimate the error rate w.r.t number of bits. Design implementation through Soft Process Description using VHDL a Verilog HDL, Simulation a Synthesis of design done by Xilinx ISE Software Design Tool, Testing a Debugging done by FPGA Spartan Development Kit.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    2
    References
    1
    Citations
    NaN
    KQI
    []