A 12mW all-digital PLL based on class-F DCO for 4G phones in 28nm CMOS

2014 
We propose a new architecture of an all-digital PLL (ADPLL) for advanced cellular radios that is optimized for 28 nm CMOS. It is based on a wide tuning range, fine-resolution class-F DCO with only switchable metal capacitors and a phase-predictive TDC. The 8mW DCO emits -157 dBc/Hz at 20MHz offset at ~2 GHz, while fully satisfying metal density rules. The 0.4mW TDC clocked at 40MHz achieves PVT-stabilized 6 ps resolution for -108 dBc/Hz in-band phase noise. FREF spur is ultra-low at 2 , thus demonstrating both 72% power and 38% area reductions over prior records.
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    4
    References
    16
    Citations
    NaN
    KQI
    []