Co‐Implantation for 45 nm PMOS and NMOS Source‐Drain Extension Formation: Device Characterisation Down to 30 nm Physical Gate Length

2006 
We have optimised co‐implantation schemes for NMOS and PMOS USJ formation down to 30 nm physical gate length. These schemes included Ge or Si pre‐amorphisation steps, followed by C and/or F and dopant implants of P and B for NMOS and PMOS, respectively. Junction depth and sheet resistance optimisation on blanket wafers was complemented with electrical device data. Blanket wafer results show junction depths as low as 15 nm at 5×1018 cm−3, abruptness around 2.5 nm/decade and Rs in the 400–600 Ω/□ range. Device data show very good Vt roll‐off behaviour down to 30 nm physical gate length, and good Ion/Ioff curves. Leakage currents are higher than in reference devices, but within acceptable limits for general purpose applications. The leakage has been found to be a very sensitive function of dopant and non‐dopant species placement. The main cause for the Ioff,,leak is trap‐assisted tunnelling through C clustering with residual damage in the depletion layer, rather than band‐to‐band tunnelling. Optimisation of ...
    • Correction
    • Source
    • Cite
    • Save
    • Machine Reading By IdeaReader
    0
    References
    0
    Citations
    NaN
    KQI
    []